### [AIR-RISCV Module Specification]

#### Purpose:

- Defines instruction-level implementation of AIR DSP pipeline for RISC-V architecture
- Serves as low-level abstraction target from AIR-Runtime module

Note: This module was co-developed via GPT-4o-based prompt-driven vibe coding in collaboration with 제현.

---

## [1] AIR Instruction Set (AIR-ISA)

- AIR\_MULQ31(rd, rs1, rs2): Multiply two Q31 values with saturation
- AIR\_MDCT16(rd, rs): 16-point MDCT transform on input block
- AIR\_QUANT8(rd, rs, bitdepth): Subband quantizer to 8-bit
- AIR VECMAP(rd, rs): Convert float32 to Q31 (normalized)
- AIR\_PACK(rd, rs1, rs2): Packetize spectral frame + header

---

# [2] Pipeline Flow (RISC-V Assembly Mapping)

- 1. Load PCM block → buffer
- 2. AGC/NS: Optional preprocessor (external or AIR\_VECMAP)
- 3. Transform: AIR\_MDCT16 + AIR\_MULQ31 windowing
- 4. Quantize: AIR QUANT8 per band
- 5. Encode: AIR\_PACK with frame header
- 6. Store to output buffer

\_\_\_

### [3] Special Registers

- QACC: 64-bit accumulator for Q31
- LATENCY\_CTL: frame-time budget register (µs)
- FORMAT\_FLAG: runtime format switching control (FP/Q/BFP)

\_\_\_

## [4] Compatibility

- Follows RISC-V DSP Extension spec (rv32dsp / rv64dsp)
- Can run on FPGA emulation (LiteX, PicoRV32, etc)
- Compatible with AIR-Runtime if used as execution backend

Author: 제현

Module: AIR-RISCV Date: 2025-10-15